### **VE 320 Fall 2021**

### Introduction to Semiconductor Devices

Instructor: Rui Yang (杨睿)

Office: JI Building 434

rui.yang@sjtu.edu.cn



## Lecture 16

Modern MOSFET (Optional)

(Ref: Chenming Hu, "Modern Semiconductor Devices for Integrated Circuits")

# Short channel, if velocity saturation is not considered

Short channel: I<sub>D</sub> not saturate

If L is small, the effect of  $\Delta L$  to reduce the inversion-layer "resistor" length is significant

 $\rightarrow$   $I_D$  increases noticeably with  $\Delta L$  (i.e. with  $V_{DS}$ )



Easier to have breakdown and DIBL



V<sub>T</sub> roll-off: short channel MOSFETs have more leakage





# $V_{\rm GS}$ and $V_{\rm DS}$ "compete" for controlling the channel

Short channel: DIBL



# $V_{GS}$ and $V_{DS}$ "compete" for controlling the channel

Short channel: DIBL



$$V_{\rm t} = V_{\rm t-long} - V_{\rm ds} \cdot \frac{C_{\rm d}}{C_{\rm oxe}}$$

$$V_{t} = V_{t-long} - (V_{ds} + 0.4 \text{ V}) \cdot \text{e}^{-L/l_{d}}$$
$$l_{d} \approx \sqrt[3]{T_{oxe} W_{dep} X_{i}}$$

# $V_{\rm GS}$ and $V_{\rm DS}$ "compete" for controlling the channel

- We want to maximize the gate-to-channel capacitance and minimize the drain-to-channel capacitance.
- Maximize the gate-to-channel capacitance: small  $T_{ox}$
- Minimize the drain-to-channel capacitance: reduce  $W_{\text{dep}}$  and  $X_{j}$  (drain junction depth)

#### But... It is hard to make these dimensions smaller and smaller

- Gate can only have a good control at the surface of Si, even when T<sub>ox</sub> is small
- The drain could still have more control than the gate along other leakage current paths that are some distance below the Si surface

But... It is hard to make these dimensions smaller and smaller

- Gate can only have a good control at the surface of Si, even when  $T_{ox}$  is small
- The drain could still have more control than the gate along other leakage current paths that are some distance below the Si surface



- The gate is far away and the gate control is weak
- The drain voltage can pull the potential barrier down and allow leakage current to flow along this submerged path
- How to solve the problem?



### Solution 1: Ultra-Thin-Body (UTB) MOSFET and SOI

- SOI: silicon on insulator (SiO<sub>2</sub>)
- Si film is very thin < 10 nm, no leakage path is very far from the gate</li>
- Therefore, the gate can effectively suppress the leakage.



- $L_{\rm g}$  can be scaled roughly in proportion to  $T_{\rm Si}$
- Si thickness T<sub>Si</sub> should be thinner than about one half of the gate length in order to reap the benefit of the UTB MOSFET concept to sustain scaling

### Solution 1: Ultra-Thin-Body (UTB) MOSFET and SOI

- SOI: silicon on insulator (SiO<sub>2</sub>)
- Because small I<sub>d</sub> can be obtained without heavy channel doping, carrier mobility is improved
- One challenge posed by UTB MOSFETs is the large source/drain resistance due to their thinness. The solution is to thicken the source and drain with epitaxial deposition.



Provide gate control from more than one side of the channel



- The Si film is very thin so that no leakage path is far from the gates
- Therefore, the gate(s) can suppress leakage current more effectively than the conventional MOSFET
- How to fabricate multigate MOSFET?

- Provide gate control from more than one side of the channel
- FinFET: like back fin of a fish



FinFET



- The process starts with an SOI wafer or a bulk Si wafer. A thin fin of Si is created by lithography and etching.
- Gate oxide is grown over the exposed surfaces of the fin.
- Poly-Si gate material is deposited over the fin and the gate is patterned by lithography and etching.
- Finally, source/drain implantation is performed.

FinFET



- A tall FinFET has the advantage of providing a large W and therefore large Ion while occupying a small footprint.
- A short FinFET has the advantage of less challenging etching. In this case, the top surface of the fin contributes significantly to the suppression of V<sub>t</sub> roll-off and to leakage control. This structure is also known as a triple-gate MOSFET.
- The third variation gives the gate even more control over the Si wire by surrounding it.

- FinFET with L<sub>g</sub> as small as 3 nm have been experimentally demonstrated
- Scale beyond the limit of conventional planar transistor







1998: First N-channel FinFETs

1999: First P-channel FinFETs





- To adequately suppress DIBL, L<sub>g</sub>/W<sub>fin</sub> > 1.5
- → Challenge for lithography!

2002: 10 nm FinFETs



 These devices were fabricated at AMD, using optical lithography.



#### Mobility



- DG FET has higher hole mobility due to lower transverse electric field
- For the same gate overdrive, hole mobility in DG-FinFET is 2× that in a control bulk FET

#### **Bulk FinFET**



- FinFETs can be made on bulk-Si wafers
  - ✓ lower cost
  - ✓ improved thermal conduction

with super-steep retrograde well (SSRW) or "punchthrough stopper" at the base of the fins

- 90 nm L<sub>g</sub> FinFETs demonstrated
  - $W_{fin} = 80 \text{ nm}$
  - $H_{fin} = 100 \text{ nm}$

DIBL = 25 mV

#### Bulk FinFET vs. SOI FinFET

| Item                          | Comment                       | Bulk FINFET              |
|-------------------------------|-------------------------------|--------------------------|
|                               |                               | (compared to SOI FinFET) |
| _                             |                               | ,                        |
| Density                       | Well Contact                  | l <b>-</b>               |
|                               |                               |                          |
| Parasitic Cap                 | Impact of PTS                 |                          |
| Parasitic Cap                 | Impact of P15                 | -                        |
|                               |                               |                          |
| Performance/ Variability      | Performance tradeoff to       |                          |
| remainder variability         | overcome variability          |                          |
|                               | overcome variability          |                          |
| Leakage & HVT capability      | Impact of PTS implant in bulk | l <u>-</u>               |
|                               | FIN                           | -                        |
|                               | 1 414                         |                          |
| Non FIN structure             |                               | +                        |
| compatibility (passives, etc) |                               |                          |
|                               |                               |                          |
| s/d stressor                  | eSiGe, eSiC                   | ++                       |
|                               |                               |                          |
| Gate stressor, liner stressor |                               | Similar                  |
| Gate stressor, liner stressor |                               | Similar                  |
|                               |                               |                          |
| Channel stressor              | SiGe pFET; SSOI Si nFET, III- | +/-                      |
|                               | V nFET                        | .,                       |
|                               | V 111 E 1                     |                          |
| SRAM Vt Variation             |                               |                          |
|                               |                               |                          |
|                               |                               |                          |